Cadence and Mentor Graphics Deliver Interoperability with Open SystemVerilog Verification Methodology
The Open Verification Methodology Enables Simulator, Verification IP, and Language Interoperability to Deliver on Promise of SystemVerilog
SAN JOSE, Calif., and WILSONVILLE, Ore., August 16, 2007 – Cadence Design Systems, Inc. (NASDAQ: CDNS) and Mentor Graphics Corp. (NASDAQ: MENT) today announced that they will standardize on a verification methodology based on the IEEE Std. 1800™-2005 SystemVerilog standard. The Open Verification Methodology (OVM) will deliver a tool-independent solution for designers and verification engineers that promotes data portability and interoperability. It delivers on the promise of SystemVerilog with established interoperability mechanisms for Verification IP (VIP), transaction-level and RTL models, and full integration with other languages commonly used in production flows. The OVM will include a robust class library and be available in source code format.
Cadence and Mentor have contributed both technology and resources to develop the foundation of the methodology and the libraries. The methodology will be made available under a standard open-source license, Apache™ License, Version 2.0.
Accelerating SystemVerilog Adoption
“The OVM solves one of the biggest issues facing SystemVerilog adoption today,” said Robert Hum, vice president and general manager of Mentor Graphics Design, Verification and Test Business Unit. “Customers seek confidence that their investments in verification will be reusable in the future. Having a methodology that works on a number of widely installed simulators and verification tools provides the confidence to move to SystemVerilog.”
The OVM and supporting class library include the foundation-level utilities necessary for building advanced object-oriented, coverage-driven verification environments, and reusable VIP in SystemVerilog. The OVM reduces the complexity of adopting SystemVerilog by embedding verification practices into its methodology and library. The OVM will significantly shorten the time it takes to create verification environments, easily integrate verification IP and ensure code portability and reuse.
“With today’s devices becoming more and more complex, engineers are under increasing pressure to speed deployment of verification methods,” said Moshe Gavrielov, executive vice president and general manager, Cadence Verification Division. “With the OVM, Cadence and Mentor are delivering an efficient SystemVerilog-based tool-independent solution to help solve our combined customers’ key design challenges. The industry as a whole will benefit with a much higher degree of interoperability, verification IP development and reuse, and ease of integration.”
Open source licensing simplifies IP development and distribution
Unlike some alternatives, the OVM library will be open source, SystemVerilog IEEE-1800 compliant, and portable to any simulator supporting that IEEE standard. Under the terms of the Apache 2.0 license, it will also be easy for users and IP developers to re-ship the OVM code or derivatives and get support from multiple EDA vendors.
“The industry is clearly embracing SystemVerilog for functional verification, and this is further accelerated with an open source methodology that offers increased interoperability within the EDA ecosystem,” said Sanjay Srivastava, President and CEO at Denali Software. “Portability is key, and the OVM addresses this with multi-vendor support. The OVM and libraries are appealing to our broad verification IP customer base, and we will rapidly foster the transition to the OVM through our existing support for SystemVerilog and AVM. We've made a significant investment to develop a leading-edge SystemVerilog flow for our own design IP products, and will leverage the OVM to further enhance our SystemVerilog leadership.”
“The OVM offers exactly what we have been looking for: a single open, robust, and interoperable verification methodology,” said Predrag Markovic, President of HDL Design House in Beograd, Serbia. “This greatly simplifies our development and support processes and will speed up the delivery of VIP and verification environment components to our customers. Customers will now benefit from plug-and-play verification IP. It's a win-win for everyone.”
Built-in support for transaction-based modeling and system-level verification
The OVM supports a unique mix of RTL and transaction-level abstractions for SystemVerilog and other high-level languages that support system-level design and verification. The next generation of system-on-chip (SoC) design is already increasing customer demand in the area of transaction-level modeling and verification. This growing demand will include the need to combine software-based simulation, hardware-based verification platforms, and established transaction-level interface standards.
“Doulos is committed to be the premier supplier of education for the OVM as the demands of complex SoC design strain alternate verification technologies,” said Robert Hurley, CEO Doulos. “The commitment from Cadence and Mentor to offer an open verification methodology rooted on IEEE 1800 with transaction-level modeling support that is interoperable amongst EDA tools and supports interoperable VIP will be matched by our commitment to support customers globally with training to allow them to get the most out of the OVM.”
A preliminary release of the OVM is slated to be available for selected customers in Q3 2007. A production release that includes the methodology and supporting library is scheduled to be available in Q4 of this year. Additional functionality is planned for 2008. Cadence and Mentor have collaborated to ensure that the OVM will run on their simulators, and will enable backwards compatibility with their existing environments, AVM from Mentor Graphics, and Incisive® Plan-to-Closure Methodology (URM module) from Cadence.
Cadence enables global electronic-design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software and hardware, methodologies, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. Cadence reported 2006 revenues of approximately $1.5 billion, and has approximately 5,200 employees. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.
About Mentor Graphics
Mentor Graphics Corporation (Nasdaq: MENT) is a world leader in electronic hardware and software design solutions, providing products, consulting services and award-winning support for the world’s most successful electronics and semiconductor companies. Established in 1981, the company reported revenues over the last 12 months of about $800 million and employs approximately 4,200 people worldwide. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. World Wide Web site: http://www.mentor.com/.
Cadence and Incisive are registered trademarks and the Cadence logo is a trademark of Cadence Design Systems in the United States and other countries. All other trademarks are the property of their respective owners.
Mentor Graphics is a registered trademark of Mentor Graphics Corporation. All other company or product names are the registered trademarks or trademarks of their respective owners.
For more information, please contact:
Cadence Design Systems, Inc.